PRELIMINARY

# Analog Signal Input Monaural Class-D Power Amplifier for Piezo Speaker

#### GENERAL DESCRIPTION

The **NJU8761** is an analog signal input monaural class-D amplifier for Piezo speaker.

The NJU8761 incorporates BTL amplifiers, which eliminate AC coupling capacitor. The input block operates on 2.6V(Min.) as power supply and the output block operates up to 12V, therefore it can output close to 17.5V<sub>P-P</sub> amplified signal and drive Piezo speaker with louder sound and high efficiency.

Class-D operation achieves lower power operation for Piezo speaker, thus the **NJU8761** is suited for battery-powered applications such as cellular phone and PDA.

#### **■ PACKAGE OUTLINE**



NJU8761KM1

# **■ FEATURES**

- Piezo Speaker Driving
- Output voltage 6.2 Vrms (Typ.) @V<sub>DDO</sub>=10 V, THD+N=10%
- Analog input, Monaural BTL output
- Standby(Hi-Z), Mute control
- Built-in Low Voltage Detector for V<sub>DD</sub> & V<sub>DDO</sub>
- Operating Voltage Input Block: 2.6~3.6V(V<sub>DD</sub>)
   Output Block: 8.0~12.0V(V<sub>DDO</sub>)
- CMOS Technology
- Package Outline QFN20-M1

# **■ PIN CONFIGURATION**



www.DataSheet4U.com

# ■ BLOCK DIAGRAM



# **PIN DESCRIPTION**

| No.      | SYMBOL           | I/O | Function                                           |  |  |
|----------|------------------|-----|----------------------------------------------------|--|--|
| 1        | BOOST            | I/O | Input capacitor charge terminal                    |  |  |
| 2        | NFIN             | I/O | Input amplifier gain setting terminal              |  |  |
| 3        | IN               | ı   | Signal input terminal                              |  |  |
| 4,9,18   | $V_{SS}$         | -   | Power GND: V <sub>SS</sub> =0V                     |  |  |
| 5        | COM              | -   | Analog common                                      |  |  |
| 6        | $V_{DD}$         | -   | Power Supply                                       |  |  |
| 7        | Rosc             | I   | Resistor connection terminal for oscillator        |  |  |
| 8        | C <sub>osc</sub> | ı   | Capacitor connection terminal for oscillator       |  |  |
| 10       | MUTEB            | ı   | Mute Control H: Normal operation, L: Mute ON       |  |  |
| 11       | STBYB            | I   | Standby Control H: Normal operation, L: Standby ON |  |  |
| 12,13,14 | TEST             | I   | Maker test terminal L: Normal operation            |  |  |
| 15       | NC               | -   | Non connection                                     |  |  |
| 16,20    | $V_{DDO}$        | -   | Output Power Supply: V <sub>DDO</sub> =MAX.12V     |  |  |
| 17       | $OUT_P$          | 0   | Positive signal output terminal                    |  |  |
| 19       | OUT <sub>N</sub> | 0   | Negative signal output terminal                    |  |  |

Note 1) Pin No. 4,9,18( $V_{SS}$ ) should be connected at the nearest point of the IC on the PCB. Note 2) Pin No.16, 20( $V_{DDO}$ ) should be connected at the nearest point of the IC on the PCB.

www.DataSheet4U.com

#### **■ FUNCTION DESCRIPTION**

#### (1) Power supply

V<sub>DD</sub>: Power supply for input amplifier in power amplifier block and PWM(Pulse Width Modulator)circuit block.

V<sub>DDO</sub>: Power supply for output drivers in power amplifier block.

## (2) Standby control

By setting the STBYB pin to "L" level, it switches the NJU8761 into standby condition. During the standby condition, output pins (OUT<sub>P</sub>, OUT<sub>N</sub>) become high impedance. Keep the STBYB pin to "L" level at least 41ms once switched into the standby condition. For normal operation, the STBYB pin requires "H" level.

Note 3) The STBYB pin must be required into "L" level at power-on.

#### (3) Boost function

The boost function provides the pop-noise reduction on startup by charging the input capacitor( $C_C$ ) to the same voltage of the COM pin. The charging needs 41ms since the STBYB pin has been changed to "H" level from "L" level.

## (4) Mute control

By setting the MUTEB pin to "L" level, it switches the NJU8761 into mute condition. During the mute condition, output pins (OUT<sub>P</sub>, OUT<sub>N</sub>) output the PWM waves (Duty 50%).

Note 4) The **NJU8761** has a built-in circuit for the pop-noise reduction at power-on. However the control with the following sequence can realize more effective the pop-noise reduction.



### (5) Power supply voltage detection circuit

To prevent an irregular oscillation in the internal circuit, the **NJU8761** ceases operating when power supply voltage reaches the detection voltage as shown below.

|                            | $V_{DD}$    | $V_{ m DDO}$ |
|----------------------------|-------------|--------------|
| Operating<br>Start-voltage | Around 1.8V | Around 5.5V  |
| Operating<br>Halt-voltage  | Around 1.6V | Around 5.0V  |

Detection circuits in  $V_{\text{DD}}$  and  $V_{\text{DDO}}$  blocks work individually and each operation is as shown below.

Note 5) Output blocks become high-impedance during halts.

When  $V_{DD}$ > Approx 1.8V and  $V_{DDO}$ < Approx 5.0V, only output block is halted.

When  $V_{DD}$ > Approx 1.6V, the whole circuits are halted.(If  $V_{DD}$  is recovered, the NJU8761 restarts after 41ms as same as the Standby-off.

### (6) Power Amplifier

# (6-1) Input signal

The amount of current passing through a capacitive load increases proportionately with frequency of audio signal. Input filters should be put in the input line to reduce load current at high frequency-band.

The input filters are composed of 1st-order RC LPF(Low Pass Filter) and 1st-order RC HPF(High Pass Filter).  $f_{CH1}(Cut\text{-off frequency of HPF})$  and  $f_{CL1}(Cut\text{-off frequency of LPF})$  are determined by input resistance( $R_{IN}$ ), resistor for LPF( $R_{LPF}$ ), capacitor for LPF( $R_{LPF}$ ) and AC coupling capacitor( $R_{IN}$ ).

When  $R_{\text{IN}}$ =10k $\Omega$ ,  $R_{\text{LPF}}$ =3k $\Omega$  and  $C_{\text{LPF}}$ =0.01 $\mu$ F,  $C_{\text{C}}$ =2.2 $\mu$ F,  $f_{\text{CH1}}$  and  $f_{\text{CL1}}$  are roughly calculated as following expressions.

$$f_{\text{CH1}} = \frac{1}{2\pi (R_{IN} + R_{LPF})C_C} = \frac{1}{2 \times 3.14 \times (10 \times 10^3 + 3 \times 10^3) \times 2.2 \times 10^{-6}} \approx 5.6[\text{Hz}]$$

$$f_{\text{CL1}} = \frac{1}{2\pi (R_{IN} // R_{LPF})C_{LPF}} = \frac{1}{2 \times 3.14 \times (10 \times 10^3 // 3 \times 10^3) \times 0.01 \times 10^{-6}} \approx 6.9[\text{kHz}]$$

# (6-2) Output signal

The output signals are PWM signals, which will be converted to analog signal via external 2nd-order or higher LC filter. To reduce the current consumption with signal-input close to cutoff-frequency of LPF( $f_c$ ). Damping resistor should be connected between OUT<sub>P</sub> pin and coil, and between OUT<sub>N</sub> pin and coil.

Note 6) Q(The gain of LPF at f<sub>c</sub>) should be within 1 with settings of L, C and R<sub>DAMP</sub>.

When L=22 $\mu$ F, CL=1.1 $\mu$ F, R<sub>DAMP</sub>=4.3 $\Omega$  and equivalent series resistance(R<sub>DCR</sub>)=0.21 $\Omega$ , cut-off frequency of LPF(fc) and Q are roughly calculated as following expressions.

$$fc = \frac{1}{2\pi \sqrt{2LC_L}} = \frac{1}{2\times 3.14 \times \sqrt{2\times 22\times 10^{-6} \times 1.1\times 10^{-6}}} \approx 23[kHz]$$

$$Q = \frac{1}{(R_{DAMB} + R_{DCB})} \sqrt{\frac{L}{2C_L}} = \frac{1}{(4.3 + 0.21)} \times \sqrt{\frac{22\times 10^{-6}}{2\times 1.1\times 10^{-6}}} \approx 0.70$$

### (6-3) Voltage gain

The voltage gain is estimated by multiplying the voltage gain of input amplifier by the gain of PWM circuit and the gain of BTL output stages. The gain of PWM circuit is 2.8 times and the gain of BTL output stage is twofold. The voltage gain of input amplifier is determined by the ratio of negative feedback resistor (RFB connected with NFIN pin) versus external input resistor ( $R_{\text{IN}}$  connected with IN pin).

Note 7) The negative feedback resistor ( $R_{FB}$ ) must be set  $10k\Omega$  or further. In addition, due to the limitation of phase-margin, the gain of input amplifier must be one time or further.

When input resistor is  $10k\Omega$  and negative feedback resistor is  $39k\Omega$ , total voltage gain is roughly calculated as following.

Voltage gain = 
$$39k\Omega$$
 /  $10k\Omega$  x 2.8 x 2 = 21.8 times  $\cong$  26dB

Note 8) The maximum output amplitude is approx " $V_{DD}x0.7$  [ $V_{PP}$ ]". When the gain of input amplifier is one time, maximum input amplitude is " $V_{DD}x0.7$  / 1 [ $V_{PP}$ ]". If input signal exceeds maximum input amplitude, output waveform must be distorted.

## (6-4) Oscillation frequency

The oscillation frequency is determined by  $R_{OSC}$  (connected with  $R_{OSC}$  pin),  $C_{OSC}$  (connected with  $C_{OSC}$  pin) and power supply  $(V_{DD})$ .

Note 9) 250kHz  $\pm$  20kHz is recommended for oscillation frequency. The following conditions would be suitable at this frequency. ( $V_{DD}$  is 2.85V,  $R_{OSC}$  is 180k $\Omega$  and  $C_{OSC}$  is 390pF)

$$f_{OSC} = \frac{3.3 \times V_{DD} + 8.5}{C_{OSC} \times R_{OSC}} = \frac{3.3 \times 2.85 + 8.5}{390 \times 10^{-12} \times 180 \times 10^{3}} = 255[kHz]$$

### ABSOLUTE MAXIMUM RATINGS

(Ta=25°C)

| PARAMETER             | SYMBOL                | RATING                      | UNIT |
|-----------------------|-----------------------|-----------------------------|------|
|                       | $V_{DD}$              | -0.3 ~ +4.0                 | V    |
| Supply Voltage        | $V_{DDOL}$ $V_{DDOR}$ | -0.3 ~ +18.0                | V    |
| Input Voltage         | Vin                   | -0.3 ~ V <sub>DD</sub> +0.3 | V    |
| Operating Temperature | Topr                  | -40 ~ +85                   | °C   |
| Storage Temperature   | Tstg                  | -40 ~ +125                  | °C   |
| Power Dissipation     | P <sub>D</sub>        | 620                         | mW   |

<sup>\* :.</sup> Mounted on two-layer board based on JEDEC

Note10) All voltage are relative to " $V_{SS}$  =0V" reference. The LSI must be used within the "Absolute maximum ratings". Otherwise, a stress may cause permanent damage to the LSI.

Note11) De-coupling capacitors for  $V_{DD}$ - $V_{SS}$  and  $V_{DDO}$ - $V_{SS}$  should be connected for stable operation.

Note12) Mounted on PCB (50mm x 50mm x 1.6mm)

# **■ ELECTRICAL CHARACTERISTICS**

 $(Ta=25^{\circ}C,\ V_{DD}=2.85V,\ V_{DDO}=10.0V,\ V_{SS}=0V,TEST=0V)$  STBYB=MUTEB=2.85V,Input Signal=1kHz, Input Signal Level=250mVrms, Frequency Band=20Hz~20kHz, Load Impedance=1.1 $\mu$ F, 2nd-order 23kHz LC Filter(Q=0.70))

 $R_{osc}$ =180 $k\Omega$ ,  $C_{OSC}$ =390pF,  $R_{IN}$ =10 $k\Omega$ ,  $R_{FB}$ =39 $K\Omega$ 

|                                 |                  |                              |     | , 000 |          |       |  |
|---------------------------------|------------------|------------------------------|-----|-------|----------|-------|--|
| PARAMETER                       | SYMBOL           | CONDITIONS                   | MIN | TYP   | MAX      | UNIT  |  |
| V <sub>DD</sub> Supply Voltage  | $V_{DD}$         |                              | 2.6 | 2.85  | 3.6      | V     |  |
| V <sub>DDO</sub> Supply Voltage | $V_{DDO}$        |                              | 8.0 | 10.0  | 12.0     | V     |  |
| Voltage Gain                    | $A_{V}$          |                              | -   | 26    | ı        | dB    |  |
| THD+N                           | THD              | Input Signal Level =250mVrms | -   | 0.3   | 0.8      | %     |  |
| Output Voltage                  | Vo               | Output THD=10%               | -   | 6.2   | -        | Vrms  |  |
| Operating Current(Stanby)       | I <sub>ST</sub>  | STBYB=0V                     | -   | -     | 1        | μΑ    |  |
| Operating Current               | I <sub>DD</sub>  | No-load operating            | -   | 1.5   | 3        | mA    |  |
| (No signal input)               | I <sub>DDO</sub> | No Signal Input              | -   | 1     | 2        | 111/5 |  |
| Input Voltage                   | V <sub>IH</sub>  | MUTEB, STBYB pins            | 1.5 | -     | $V_{DD}$ | V     |  |
| Input voltage                   | $V_{IL}$         | MUTEB, STBYB pins            | 0   | -     | 0.3      | V     |  |
| Input Leakage Current           | I <sub>LK</sub>  | EN, MODE pins                | -   | -     | ±1.0     | μΑ    |  |

Note13) Test system of the output THD+N

The output THD+N is tested in the system shown in Figure 1, where a 2nd-order LC LPF and another filter incorporated in an audio analyzer are used.



Figure 1. THD+N Test System

2nd-order LPF : Refer to "Typical Application Circuit". Filters : 22Hz HPF + 20kHz LPF(AES17)

# TYPICAL APPLICATION CIRCUIT



- Note 13) VDD power-on must be applied before  $V_{DDO}$  power-on.
- Note 14) (1) to (20) indicates pin numbers.
- Note 15) De-coupling capacitors must be connected between each power-supply pin and GND. The capacitance should be adjusted on the application circuit and the operation temperature. It may malfunction if capacitance is small.
- Note 16) The transition time for STBYB and MUTEB signals must be less than 100µs. Otherwise, a multifunction may be caused.
- Note 17) External coils, diodes, capacitors and resistors should be connected at the nearest point to the IC.
- Note 18) The above circuit shows only application example and does not guarantee any electrical characteristic. Cut-off frequency of the LC filter influences the quality of sound. Therefore, please test the circuit carefully to fit your application.

The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.